# SN74ALS156 DECODER/DEMULTIPLEXER WITH OPEN-COLLECTOR OUTPUTS

SDAS099C - JUNE 1986 - REVISED MAY 1996



# description

One of the main applications of the SN74ALS156 is as a dual 1-line to 4-line decoder/demultiplexer with individual strobes  $(\overline{G})$  and common binary-address inputs in a single 16-pin package. When both sections are enabled, the common binary-address inputs sequentially select and route associated input data to the appropriate output of each section. The individual strobes permit enabling or disabling each of the 4-bit sections, as desired.

Data applied to input 1C is inverted at its outputs and data applied at input  $2\overline{C}$  is not inverted through its outputs. The inverter following the 1C data input permits use of the SN74ALS156 as a 3-line to 8-line demultiplexer without external gating. All inputs are clamped with high-performance Schottky diodes to suppress line ringing and simplify system design.

The SN74ALS156 is characterized for operation from 0°C to 70°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



## **Function Tables**

## 2-LINE TO 4-LINE DECODER OR **1-LINE TO 4-LINE DEMULTIPLEXER**

|        | I | NPUTS  |      | OUT     | DIITE |     |     |  |  |  |
|--------|---|--------|------|---------|-------|-----|-----|--|--|--|
| SELECT |   | STROBE | DATA | OUTPUTS |       |     |     |  |  |  |
| В      | Α | 1G     | 1C   | 1Y0     | 1Y1   | 1Y2 | 1Y3 |  |  |  |
| Х      | Х | Н      | Х    | Н       | Н     | Н   | Н   |  |  |  |
| L      | L | L      | Н    | L       | Н     | Н   | Н   |  |  |  |
| L      | Н | L      | Н    | Н       | L     | Н   | Н   |  |  |  |
| Н      | L | L      | Н    | Н       | Н     | L   | Н   |  |  |  |
| Н      | Н | L      | Н    | Н       | Н     | Н   | L   |  |  |  |
| Х      | Χ | Х      | L    | Н       | Н     | Н   | Н   |  |  |  |

## 2-LINE TO 4-LINE DECODER OR **1-LINE TO 4-LINE DEMULTIPLEXER**

|        | ı | NPUTS          |      | OUT     | DITE |     |     |  |  |  |
|--------|---|----------------|------|---------|------|-----|-----|--|--|--|
| SELECT |   | STROBE         | DATA | OUTPUTS |      |     |     |  |  |  |
| В      | Α | 2 <del>G</del> | 2C   | 2Y0     | 2Y1  | 2Y2 | 2Y3 |  |  |  |
| Х      | Х | Н              | Х    | Н       | Н    | Н   | Н   |  |  |  |
| L      | L | L              | L    | L       | Н    | Н   | Н   |  |  |  |
| L      | Н | L              | L    | Н       | L    | Н   | Н   |  |  |  |
| Н      | L | L              | L    | Н       | Н    | L   | Н   |  |  |  |
| Н      | Н | L              | L    | Н       | Н    | Н   | L   |  |  |  |
| Х      | Χ | Х              | Н    | Н       | Н    | Н   | Н   |  |  |  |

## 3-LINE TO 8-LINE DECODER OR 1-LINE TO 8-LINE DEMULTIPLEXER

| INPUTS |   |              |            |     |     | OUT | PUTS |     |     |     |     |
|--------|---|--------------|------------|-----|-----|-----|------|-----|-----|-----|-----|
| SELECT |   | STROBE<br>OR | 0          | 1   | 2   | 3   | 4    | 5   | 6   | 7   |     |
| ct     | В | Α            | DATA<br>G‡ | 2Y0 | 2Y1 | 2Y2 | 2Y3  | 1Y0 | 1Y1 | 1Y2 | 1Y3 |
| Х      | Х | Χ            | Н          | Н   | Н   | Н   | Н    | Н   | Н   | Н   | Н   |
| L      | L | L            | L          | L   | Н   | Н   | Н    | L   | Н   | Н   | Н   |
| L      | L | Н            | L          | Н   | L   | Н   | Н    | Н   | L   | Н   | Н   |
| L      | Н | L            | L          | Н   | Н   | L   | Н    | Н   | Н   | Н   | Н   |
| L      | Н | Н            | L          | Н   | Н   | Н   | L    | Н   | Н   | Н   | Н   |
| Н      | L | L            | L          | Н   | Н   | Н   | Н    | L   | Н   | Н   | Н   |
| Н      | L | Н            | L          | Н   | Н   | Н   | Н    | Н   | L   | Н   | Н   |
| Н      | Н | L            | L          | Н   | Н   | L   | Н    | Н   | Н   | L   | Н   |
| Н      | Н | Н            | L          | Н   | Н   | Н   | L    | Н   | Н   | Н   | L   |

†  $\underline{C}$  = inputs 1 $\underline{C}$  and 2 $\overline{\underline{C}}$  connected together ‡  $\overline{G}$  = inputs 1 $\overline{G}$  and 2 $\overline{G}$  connected together



# logic symbols<sup>†</sup> (alternatives)

#### 2-LINE TO 4-LINE DECODER X/Y 7 1Y0 0 α ♀ 6 1<del>G</del> 1 α ◊ 1Y1 ΕN 1 5 1C 2 α ◊ 1Y2 4 1Y3 13 3 α ◊ 9 3 0 β ♀ 2Y0 В 2 10 1 β ☆ 2Y1 14 11 & 2G 2 β ◊ 2Y2 15 ΕN 12 2<u>C</u> 3 β ☆ 2Y3

#### 1-LINE TO 4-LINE DEMULTIPLEXER 13 **G**\_0 Α 3 3 В 1 Í **DMUX** 0 🗘 1Y0 6 2 G4 1 ♀ 1Y1 1G 5 1C 4 1Y2 2 ♦ 4 3 ☆ 1Y3 9 2Y0 10 14 2Y1 2G 15 11 2<u>C</u> 2Y2 12 2Y3

#### **3-LINE TO 8-LINE DECODER** X/Y 9 13 0 🗅 2Y0 Α 10 3 1 ♀ 2Y1 В 2 11 2 ♀ 2Y2 12 3 ☆ 2Y3 7 15 4 ♀ 1Y0 6 5 ♀ 1Y1 5 6 ♀ 1Y2 4 14 ΕN 7 ♦ 1Y3



† These symbols are in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

## logic diagram (positive logic)



# absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage, V <sub>CC</sub>                      | 7 V            |
|------------------------------------------------------|----------------|
| Input voltage, V <sub>I</sub>                        | 7 V            |
| Operating free-air temperature range, T <sub>A</sub> |                |
| Storage temperature range, T <sub>Stq</sub>          | -65°C to 150°C |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# recommended operating conditions

|     |                                | MIN | NOM | MAX | UNIT |
|-----|--------------------------------|-----|-----|-----|------|
| VCC | Supply voltage                 | 4.5 | 5   | 5.5 | V    |
| VIH | High-level input voltage       | 2   |     |     | V    |
| VIL | Low-level input voltage        |     |     | 0.8 | V    |
| Vон | High-level output voltage      |     |     | 5.5 | V    |
| loL | Low-level output current       |     |     | 8   | mA   |
| TA  | Operating free-air temperature | 0   |     | 70  | °C   |



# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER       | TEST CONDITIONS         |                          | MIN T | үр†  | MAX  | UNIT |
|-----------------|-------------------------|--------------------------|-------|------|------|------|
| VIK             | $V_{CC} = 4.5 V,$       | $I_{I} = -18 \text{ mA}$ |       |      | -1.5 | V    |
| V               | V00 - 45 V              | I <sub>OL</sub> = 4 mA   |       | 0.25 | 0.4  | V    |
| VOL             | V <sub>CC</sub> = 4.5 V | V I <sub>OL</sub> = 8 mA |       | 0.35 | 0.5  | V    |
| I <sub>ОН</sub> | $V_{CC} = 4.5 V,$       | V <sub>OH</sub> = 5.5 V  |       |      | 0.1  | mA   |
| IĮ              | $V_{CC} = 5.5 V$ ,      | V <sub>I</sub> = 7 V     |       |      | 0.1  | mA   |
| lін             | $V_{CC} = 5.5 V,$       | V <sub>I</sub> = 2.7 V   |       |      | 20   | μΑ   |
| I <sub>ΙL</sub> | $V_{CC} = 5.5 V$ ,      | V <sub>I</sub> = 0.4 V   |       |      | -0.1 | μΑ   |
| ICCL            | V <sub>CC</sub> = 5.5 V |                          |       | 5    | 9    | mA   |

<sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

# switching characteristics (see Figure 1)

| PARAMETER        | FROM<br>(INPUT)                 | TO<br>(OUTPUT) | V <sub>CC</sub> = 4.5<br>C <sub>L</sub> = 50 pl<br>R <sub>L</sub> = 500 g<br>T <sub>A</sub> = MIN t | UNIT |     |
|------------------|---------------------------------|----------------|-----------------------------------------------------------------------------------------------------|------|-----|
|                  |                                 |                | MIN                                                                                                 | MAX  |     |
| tPLH             | A, B                            | 1Y, 2Y         | 7                                                                                                   | 55   | ns  |
| <sup>t</sup> PHL | А, Б                            | 11,21          | 6                                                                                                   | 25   |     |
| t <sub>PLH</sub> | 40                              | 1Y             | 7                                                                                                   | 50   | ns  |
| t <sub>PHL</sub> | 1C                              | 11             | 6                                                                                                   | 23   | 115 |
| <sup>t</sup> PLH | 1 <del></del> G                 | 1Y             | 7                                                                                                   | 38   |     |
| <sup>t</sup> PHL | 16                              | 11             | 6                                                                                                   | 22   | ns  |
| tPLH             | 2 <del>C</del> , 2 <del>G</del> | 2Y             | 7                                                                                                   | 38   | 200 |
| t <sub>PHL</sub> | 20, 29                          | 2.1            | 6                                                                                                   | 22   | ns  |

<sup>‡</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.



## PARAMETER MEASUREMENT INFORMATION SERIES 54ALS/74ALS AND 54AS/74AS DEVICES



- NOTES: A.  $C_L$  includes probe and jig capacitance.
  - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
  - C. When measuring propagation delay items of 3-state outputs, switch S1 is open.
  - D. All input pulses have the following characteristics: PRR  $\leq$  1 MHz,  $t_{\Gamma} = t_{f} = 2$  ns, duty cycle = 50%.
  - E. The outputs are measured one at a time with one transition per measurement.

Figure 1. Load Circuits and Voltage Waveforms



### **IMPORTANT NOTICE**

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1996, Texas Instruments Incorporated