# **Isolated High Current IGBT/MOSFET Gate Driver**

# NCx57090y, NCx57091y

(x = D or V, y = A, B, C, D, E or F)

NCx57090y, NCx57091y are high-current single channel IGBT/MOSFET gate drivers with 5 kVrms internal galvanic isolation, designed for high system efficiency and reliability in high power applications. The devices accept complementary inputs and depending on the pin configuration, offer options such as Active Miller Clamp (version A/D/F), negative power supply (version B) and separate high and low (OUTH and OUTL) driver outputs (version C/E) for system design convenience. The driver accommodate wide range of input bias voltage and signal levels from 3.3 V to 20 V and they are available in wide-body SOIC-8 package.

#### **Features**

- High Peak Output Current (+6.5 A/-6.5 A)
- Low Clamp Voltage Drop Eliminates the Need of Negative Power Supply to Prevent Spurious Gate Turn-on (Version A/D/F)
- Short Propagation Delays with Accurate Matching
- IGBT/MOSFET Gate Clamping during Short Circuit
- IGBT/MOSFET Gate Active Pull Down
- Tight UVLO Thresholds for Bias Flexibility
- Wide Bias Voltage Range including Negative V<sub>EE2</sub> (Version B)
- 3.3 V, 5 V, and 15 V Logic Input
- 5 kVrms Galvanic Isolation
- High Transient Immunity
- High Electromagnetic Immunity
- NCV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable
- These Devices are Pb-Free, Halogen Free/BFR Free and are RoHS Compliant

## **Typical Applications**

- Motor Control
- Uninterruptible Power Supplies (UPS)
- Automotive Applications
- Industrial Power Supplies
- Solar Inverters



## ON Semiconductor®

www.onsemi.com



#### SOIC8 WB CASE 751EW

#### **MARKING DIAGRAM**



5709zv = Specific Device Code

v = A/B/C/D/E/F

Α = Assembly Location

= Wafer Lot L = Year W = Work Week

#### PIN CONNECTIONS

= Pb-Free Package

See detailed pin connection information on page 2 of this data sheet.

## **ORDERING INFORMATION**

See detailed ordering and shipping information on page 23 of this data sheet.

#### **PIN CONNECTIONS**



Figure 1. Pin Connections

## **BLOCK DIAGRAM AND APPLICATION SCHEMATIC - VERSION A/D/F**



Figure 2. Simplified Block Diagram, NCD57090A/D/F



Figure 3. Simplified Application Schematics, Version A/D/F

# BLOCK DIAGRAM AND APPLICATION SCHEMATIC - NCx57090B, NCx57091B



Figure 4. Simplified Block Diagram, NCx57090B, NCx57091B



Figure 5. Simplified Application Schematics, NCx57090B, NCx57091B

# BLOCK DIAGRAM AND APPLICATION SCHEMATIC - VERSION C/E



Figure 6. Simplified Block Diagram, Version C/E



Figure 7. Simplified Application Schematics, Version C/E

**Table 1. FUNCTION DESCRIPTION** 

| Pin Name                                        | No. | I/O   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-------------------------------------------------|-----|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>DD1</sub>                                | 1   | Power | Input side power supply. A good quality bypassing capacitor is required from this pin to GND1 and should be placed close to the pins for best results.  The under voltage lockout (UVLO) circuit enables the device to operate at power on when a typical supply voltage higher than V <sub>UVLO1-OUT-ON</sub> is present.  Please see Figures 9A and 9B for more details.                                                                                      |
| IN+                                             | 2   | l     | Non inverted gate driver input. It is internally clamped to $V_{DD1}$ and has an equivalent pull–down resistor of 125 k $\Omega$ to ensure that output is low in the absence of an input signal. A minimum positive or negative pulse–width is required at IN+ before OUT or OUTH/OUTL responds.                                                                                                                                                                |
| IN-                                             | 3   | I     | Inverted gate driver input. It is internally clamped to $V_{DD1}$ and has an equivalent pull-up resistor of 50 k $\Omega$ to ensure that output is low in the absence of an input signal. A minimum positive or negative pulse–width is required at IN– before OUT or OUTH/OUTL responds.                                                                                                                                                                       |
| GND1                                            | 4   | Power | Input side ground reference.                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| V <sub>DD2</sub>                                | 5   | Power | Output side positive power supply. The operating range for this pin is from UVLO2 to its maximum allowed value. A good quality bypassing capacitor is required from this pin to GND2 and should be placed close to the pins for best results.  The under voltage lockout (UVLO) circuit enables the device to operate at power on when a typical supply voltage higher than V <sub>UVLO2-OUT-ON</sub> is present. Please see Figure 9C and 9D for more details. |
| GND2<br>(NCD57090A,<br>NCD57090C)               | 8   | Power | Output side gate drive reference connecting to IGBT emitter or MOSFET source.                                                                                                                                                                                                                                                                                                                                                                                   |
| GND2<br>(NCD57090B)                             | 7   |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| GND2<br>(NCD57090D,<br>NCD57090E,<br>NCD57090F) | 5   |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| OUT<br>(NCD57090A,<br>NCD57090B)                | 6   | 0     | Driver output that provides the appropriate drive voltage and source/sink current to the IGBT/ MOSFET gate. OUT is actively pulled low during start-up.                                                                                                                                                                                                                                                                                                         |
| OUT<br>(NCD57090D,<br>NCD57090F)                | 7   |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| OUTH<br>(NCD57090C)                             | 6   | 0     | Driver high output that provides the appropriate drive voltage and source current to the IGBT/ MOSFET gate.                                                                                                                                                                                                                                                                                                                                                     |
| OUTH<br>(NCD57090E)                             | 7   | ]     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| OUTL<br>(NCD57090C)                             | 7   | 0     | Driver low output that provides the appropriate drive voltage and sink current to the IGBT/ MOSFET gate. OUTL is actively pulled low during start-up.                                                                                                                                                                                                                                                                                                           |
| OUTL<br>(NCD57090E)                             | 8   |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| CLAMP<br>(NCD57090A)                            | 7   | 0     | Provides clamping for the IGBT/MOSFET gate during the off period to protect it from parasitic turn–on. Its internal N FET is turned on when the voltage of this pin falls below V <sub>CLAMP-THB</sub> .                                                                                                                                                                                                                                                        |
| CLAMP<br>(NCD57090D)                            | 8   |       | It is to be tied directly to IGBT/MOSFET gate with minimum trace length for best results.                                                                                                                                                                                                                                                                                                                                                                       |
| CLAMP<br>(NCD57090F)                            | 6   |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| V <sub>EE2</sub><br>(NCD57090B)                 | 8   | Power | Output side negative power supply. A good quality bypassing capacitor is required from this pin to GND2 and should be placed close to the pins for best results.                                                                                                                                                                                                                                                                                                |

**Table 2. SAFETY AND INSULATION RATINGS** 

| Symbol                | Parameter                                                                                                            |                         | Value           | Unit             |
|-----------------------|----------------------------------------------------------------------------------------------------------------------|-------------------------|-----------------|------------------|
|                       | Installation Classifications per DIN VDE 0110/1.89                                                                   | < 150 V <sub>RMS</sub>  | I – IV          |                  |
|                       | Table 1 Rated Mains<br>Voltage                                                                                       | < 300 V <sub>RMS</sub>  | I – IV          |                  |
|                       |                                                                                                                      | < 450 V <sub>RMS</sub>  | I – IV          |                  |
|                       |                                                                                                                      | < 600 V <sub>RMS</sub>  | I – IV          |                  |
|                       |                                                                                                                      | < 1000 V <sub>RMS</sub> | I – III         |                  |
| CTI                   | Comparative Tracking Index (DIN IEC 112/VDE 0303 Part 1)                                                             |                         | 600             |                  |
|                       | Climatic Classification                                                                                              |                         | 40/100/21       |                  |
|                       | Pollution Degree (DIN VDE 0110/1.89)                                                                                 |                         | 2               |                  |
| $V_{PR}$              | Input–to–Output Test Voltage, Method b, $V_{IORM} \times 1.87$ 100% Production Test with tm = 1 s, Partial Discharge |                         | 2250            | $V_{pk}$         |
| V <sub>IORM</sub>     | Maximum Repetitive Peak Voltage                                                                                      |                         | 1200            | $V_{pk}$         |
| V <sub>IOWM</sub>     | Maximum Working Voltage                                                                                              |                         | 870             | V <sub>RMS</sub> |
| $V_{IOTM}$            | Highest Allowable Over Voltage                                                                                       |                         | 8400            | $V_{pk}$         |
| E <sub>CR</sub>       | External Creepage                                                                                                    |                         | 8.0             | mm               |
| E <sub>CL</sub>       | External Clearance                                                                                                   |                         | 8.0             | mm               |
| DTI                   | Insulation Thickness                                                                                                 |                         | 17.3            | μm               |
| T <sub>Case</sub>     | Safety Limit Values – Maximum Values in Failure; Case Temperature                                                    |                         | 150             | °C               |
| P <sub>S,INPUT</sub>  | Safety Limit Values – Maximum Values in Failure; Inpu                                                                | ıt Power                | 121             | mW               |
| P <sub>S,OUTPUT</sub> | Safety Limit Values – Maximum Values in Failure; Out                                                                 | out Power               | 1349            | mW               |
| R <sub>IO</sub>       | Insulation Resistance at TS, V <sub>IO</sub> = 500 V                                                                 |                         | 10 <sup>9</sup> | Ω                |

# Table 3. ABSOLUTE MAXIMUM RATINGS (Note 1)

Over operating free-air temperature range unless otherwise noted.

| Symbol                                                     | Parameter                                                                                                                                    | Minimum   | Maximum                | Unit |
|------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-----------|------------------------|------|
| V <sub>DD1</sub> -GND1                                     | Supply Voltage, Input Side                                                                                                                   | -0.3      | 22                     | V    |
| V <sub>DD2</sub> -GND2                                     | Positive Power Supply, Output Side                                                                                                           | -0.3      | 32                     | V    |
| V <sub>EE2</sub> -GND2                                     | Negative Power Supply, Output Side                                                                                                           | -18       | 0.3                    | V    |
| V <sub>DD2</sub> -V <sub>EE2</sub><br>(V <sub>MAX2</sub> ) | Differential Power Supply, Output Side (NCD57090B)                                                                                           | 0         | 36                     | V    |
| V <sub>OUT</sub> -GND2<br>V <sub>OUTH</sub> -GND2          | Gate-driver Output High Voltage<br>NCD57090A/B/D/F<br>NCD57090C/E                                                                            | -<br>-    | V <sub>DD2</sub> + 0.3 | V    |
| V <sub>OUT</sub> -GND2<br>V <sub>OUTL</sub> -GND2          | Gate-driver Output Low Voltage<br>NCD57090A/B/D/F<br>NCD57090C/E                                                                             | -0.3<br>- | -<br>-                 | V    |
| I <sub>PK-SRC</sub>                                        | Gate-driver Output Sourcing Current (maximum pulse width = 10 $\mu$ s, maximum duty cycle = 0.2%, $V_{DD2}$ = 15 V, $V_{EE2}$ = 0 V)         | -         | 6.5                    | А    |
| I <sub>PK-SNK</sub>                                        | Gate-driver Output Sinking Current (maximum pulse width = 10 μs, maximum duty cycle = 0.2%, V <sub>DD2</sub> = 15 V, V <sub>EE2</sub> = 0 V) | -         | 6.5                    | А    |
| I <sub>PK-CLAMP</sub>                                      | Clamp Sinking Current (maximum pulse width = 10 $\mu$ s, maximum duty cycle = 0.2%, $V_{CLAMP}$ = 2.5 V)                                     | -         | 2.5                    | А    |
| t <sub>CLP</sub>                                           | Maximum Short Circuit Clamping Time (I <sub>OUT_CLAMP</sub> = 500 mA)                                                                        | -         | 10                     | μs   |
| V <sub>LIM</sub> -GND1                                     | Voltage at IN+, IN-                                                                                                                          | -0.3      | V <sub>DD1</sub> + 0.3 | V    |
| V <sub>CLAMP</sub> -GND2                                   | Clamp Voltage                                                                                                                                | -0.3      | V <sub>DD2</sub> + 0.3 | V    |
| P <sub>D</sub>                                             | Power Dissipation (SOIC-8 Wide Package)                                                                                                      | -         | 1470                   | mW   |

#### Table 3. ABSOLUTE MAXIMUM RATINGS (Note 1) (continued)

Over operating free-air temperature range unless otherwise noted.

| Symbol               | Parameter                                           | Minimum | Maximum | Unit |
|----------------------|-----------------------------------------------------|---------|---------|------|
| T <sub>J</sub> (max) | Maximum Junction Temperature                        | -40     | 150     | °C   |
| T <sub>STG</sub>     | Storage Temperature Range                           | -65     | 150     | °C   |
| ESDHBM               | ESD Capability, Human Body Model (Note 2)           | -       | ±2      | kV   |
| ESDCDM               | ESD Capability, Charged Device Model (Note 2)       | -       | ±2      | kV   |
| MSL                  | Moisture Sensitivity Level                          | -       | 1       | _    |
| T <sub>SLD</sub>     | Lead Temperature Soldering Reflow, Pb-Free (Note 3) | =       | 260     | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

- 1. Refer to ELECTRICAL CHARACTERISTICS and APPLICATION INFORMATION for Safe Operating Area.
- 2. This device series incorporates ESD protection and is tested by the following methods:
  - ESD Human Body Model tested per AEC-Q100-002 (EIA/JESD22-A114).

  - ESD Charged Device Model tested per AEC-Q100-011 (EIA/JESD22-C101). Latchup Current Maximum Rating: ≤ 100 mA per JEDEC standard: JESD78, 25°C.
- 3. For information, please refer to our Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

### **Table 4. THERMAL CHARACTERISTICS**

| Symbol | Parameter                                                                                       | Value                         | Unit |
|--------|-------------------------------------------------------------------------------------------------|-------------------------------|------|
|        | Thermal Characteristics, SOIC-8 wide body (Note 4) Thermal Resistance, Junction-to-Air (Note 5) | 156 (1-Layer)<br>85 (4-Layer) | °C/W |

- 4. Refer to ELECTRICAL CHARACTERISTICS and APPLICATION INFORMATION for Safe Operating Area.
- 5. Values based on copper area of 100 mm2 (or 0.16 in2) of 1 oz copper thickness and FR4 PCB substrate.

#### Table 5. OPERATING RANGES (Note 6)

| Symbol                                      | Parameter                                          | Min                  | Max                  | Unit  |
|---------------------------------------------|----------------------------------------------------|----------------------|----------------------|-------|
| V <sub>DD1</sub> -GND1                      | Supply Voltage, Input Side                         | UVLO1                | 20                   | V     |
| V <sub>DD2</sub> -GND2                      | Positive Power Supply, Output Side                 | UVLO2                | 30                   | V     |
| V <sub>EE2</sub> -GND2                      | Negative Power Supply, Output Side (NCD57090B)     | -15                  | 0                    | V     |
| V <sub>DD2</sub> -VEE2 (V <sub>MAX2</sub> ) | Differential Power Supply, Output Side (NCD57090B) | 0                    | 32                   | V     |
| V <sub>IL</sub>                             | Low Level Input Voltage at IN+, IN- (Note 7)       | 0                    | $0.3 \times V_{DD1}$ | V     |
| V <sub>IH</sub>                             | High Level Input Voltage at IN+, IN- (Note 7)      | $0.7 \times V_{DD1}$ | V <sub>DD1</sub>     | V     |
| dV <sub>ISO</sub> /dt                       | Common Mode Transient Immunity (Note 8)            |                      | 100                  | kV/μs |
| TA                                          | Ambient Temperature                                | -40                  | 125                  | °C    |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

- 6. Refer to ELECTRICAL CHARACTERISTICS and APPLICATION INFORMATION for Safe Operating Area.
- Table values are valid for 3.3 V and 5 V VDD1, for higher VDD1 voltages, the threshold values are maintained at the 5 V VDD1 levels.
- 8. Was tested by  $\pm 1500$  V pulses up to 100 kV/ $\mu$ s.

#### **Table 6. ISOLATION CHARACTERISTICS**

| Symbol                          | Parameter                         | Conditions                                                                                            | Value            | Unit             |
|---------------------------------|-----------------------------------|-------------------------------------------------------------------------------------------------------|------------------|------------------|
| V <sub>ISO</sub> , input-output | Input-Output Isolation<br>Voltage | $T_A$ = 25°C, Relative Humidity < 50%, t = 1.0 minute, $I_{I-O}$ < 30 $\mu A,$ 50 Hz (Note 9, 10, 11) | 5000             | V <sub>RMS</sub> |
| R <sub>ISO</sub>                | Isolation Resistance              | V <sub>I-O</sub> = 500 V (Note 9)                                                                     | 10 <sup>11</sup> | Ω                |

- 9. Device is considered a two-terminal device: pins 1 to 4 are shorted together and pins 5 to 9 are shorted together.
- 10.5,000 V<sub>BMS</sub> for 1-minute duration is equivalent to 6,000 V<sub>BMS</sub> for 1-second duration.
- 11. The input-output isolation voltage is a dielectric voltage rating per UL1577. It should not be regarded as an input-output continuous voltage rating. For the continuous working voltage rating, refer to equipment-level safety specification or DIN VDE V 0884-11 Safety and Insulation Ratings Table.

| Symbol                     | Parameter                                                                | Test Conditions                                                                               | Min                       | Тур                        | Max                       | Unit |
|----------------------------|--------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|---------------------------|----------------------------|---------------------------|------|
| OLTAGE SUPPLY              | ,                                                                        | •                                                                                             |                           |                            |                           |      |
| V <sub>UVLO1-OUT-ON</sub>  | UVLO1 Output Enabled                                                     |                                                                                               | _                         | _                          | 3.1                       | V    |
| V <sub>UVLO1-OUT-OFF</sub> | UVLO1 Output Disabled                                                    |                                                                                               | 2.4                       | _                          | _                         | V    |
| V <sub>UVLO1-HYST</sub>    | UVLO1 Hysteresis                                                         |                                                                                               | 0.1                       | _                          | -                         | V    |
| V <sub>UVLO2-OUT-ON</sub>  | UVLO2 Output Enabled                                                     | NCx57090y                                                                                     | 12.4                      | 12.9                       | 13.4                      | V    |
|                            |                                                                          | NCx57091y                                                                                     | 8.7                       | 9                          | 9.3                       | V    |
| V <sub>UVLO2-OUT-OFF</sub> | UVLO2 Output Disabled                                                    | NCx57090y                                                                                     | 11.5                      | 12                         | 12.5                      | V    |
|                            |                                                                          | NCx57091y                                                                                     | 7.7                       | 8                          | 8.3                       | V    |
| V <sub>UVLO2-HYST</sub>    | UVLO2 Hysteresis                                                         |                                                                                               | 0.7                       | 1                          | -                         | V    |
| I <sub>DD1-0-3.3</sub>     | Input Supply Quiescent Current                                           | $IN+ = Low$ , $IN- = Low$ , $V_{DD1} = 3.3 V$                                                 | _                         | -                          | 2                         | mA   |
| I <sub>DD1-0-5</sub>       | 1                                                                        | IN+ = Low, IN- = Low                                                                          | _                         | -                          | 2                         | mA   |
| I <sub>DD1-0-15</sub>      |                                                                          | $IN+ = Low, IN- = Low, V_{DD1} = 15 V$                                                        | _                         | -                          | 2                         | mA   |
| I <sub>DD1-100-5</sub>     | 1                                                                        | IN+ = High, IN- = Low                                                                         | _                         | -                          | 5.5                       | mA   |
| I <sub>DD2-0</sub>         | Output Positive Supply                                                   | IN+ = Low, IN- = Low, no load                                                                 | _                         | _                          | 2                         | mA   |
| I <sub>DD2-100</sub>       | Quiescent Current                                                        | IN+ = High, IN- = Low, no load                                                                | -                         | -                          | 2                         | mA   |
| I <sub>EE2-0</sub>         | Output Negative Supply<br>Quiescent Current (NCD57090B)                  | IN+ = Low, IN- = Low, no load,<br>V <sub>EE2</sub> = -8 V                                     | _                         | _                          | 2                         | mA   |
| I <sub>EE2-100</sub>       |                                                                          | IN+ = High, IN- = Low, no load, V <sub>EE2</sub> = -8 V                                       | _                         | _                          | 2                         | mA   |
| LOGIC INPUT AND            | ООТРИТ                                                                   | •                                                                                             |                           |                            |                           |      |
| V <sub>IL</sub>            | IN+, IN-, Low Input Voltage                                              | Level scale for $V_{DDI}$ = 3.3 to 5 V for $V_{DDI}$ > 5 V is the same as for $V_{DDI}$ = 5 V | -                         | -                          | 0.3 ×<br>V <sub>DD1</sub> | ٧    |
| V <sub>IH</sub>            | IN+, IN-, High Input Voltage                                             | Level scale for $V_{DDI}$ = 3.3 to 5 V for $V_{DDI}$ > 5 V is the same as for $V_{DDI}$ = 5 V | 0.7 ×<br>V <sub>DD1</sub> | -                          | -                         | V    |
| V <sub>IN-HYST</sub>       | Input Hysteresis Voltage                                                 | Level scale for $V_{DDI}$ = 3.3 to 5 V for $V_{DDI}$ > 5 V is the same as for $V_{DDI}$ = 5 V | -                         | 0.15 ×<br>V <sub>DD1</sub> | -                         | V    |
| I <sub>IN-L-3.3</sub>      | IN- Input Current                                                        | V <sub>IN-</sub> = 0 V, V <sub>DD1</sub> = 3.3 V                                              | _                         | -                          | 100                       | μΑ   |
| I <sub>IN-L-5</sub>        | ]                                                                        | V <sub>IN-</sub> = 0 V                                                                        | _                         | _                          | 100                       | μΑ   |
| I <sub>IN-L-15</sub>       | 7                                                                        | V <sub>IN</sub> -= 0 V, V <sub>DD1</sub> = 15 V                                               | _                         | -                          | 100                       | μΑ   |
| I <sub>IN-L-20</sub>       | <u>]                                    </u>                             | V <sub>IN-</sub> = 0 V, V <sub>DD1</sub> = 20 V                                               | _                         | _                          | 100                       | μΑ   |
| I <sub>IN+H-3.3</sub>      | IN+ Input Current                                                        | V <sub>IN+</sub> = V <sub>DD1</sub> = 3.3 V                                                   | _                         | _                          | 100                       | μΑ   |
| I <sub>IN+H-5</sub>        |                                                                          | V <sub>IN+</sub> = V <sub>DD1</sub> = 5 V                                                     | _                         | _                          | 100                       | μΑ   |
| I <sub>IN+H-15</sub>       |                                                                          | V <sub>IN+</sub> = V <sub>DD1</sub> = 15 V                                                    | _                         | _                          | 100                       | μΑ   |
| I <sub>IN+H-20</sub>       | 1                                                                        | V <sub>IN+</sub> = V <sub>DD1</sub> = 20 V                                                    | _                         | _                          | 100                       | μΑ   |
| t <sub>ON-MIN1</sub>       | Input Pulse Width of IN+, IN- for<br>Guaranteed No Response at<br>Output |                                                                                               | -                         | -                          | 10                        | ns   |
| t <sub>ON-MIN2</sub>       | Input Pulse Width of IN+, IN- for Guaranteed Response at Output          |                                                                                               | 40                        | _                          | _                         | ns   |

| Symbol                    | Parameter                                                                                                        | Test Conditions                                                                                              | Min | Тур  | Max  | Unit |  |
|---------------------------|------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|-----|------|------|------|--|
| DRIVER OUTPUT             |                                                                                                                  |                                                                                                              |     |      |      |      |  |
| V <sub>OUTL1</sub>        | Output Low State<br>(V <sub>OUT</sub> – GND2 for<br>NCD57090A/D/F)                                               | I <sub>SINK</sub> = 200 mA                                                                                   | -   | 0.15 | 0.3  | V    |  |
| V <sub>OUTL2</sub>        | (V <sub>OUT</sub> – V <sub>EE2</sub> for NCD57090B)<br>(V <sub>OUTL</sub> – GND2 for<br>NCD57090C/E)             | I <sub>SINK</sub> = 1.0 A, T <sub>A</sub> = 25°C                                                             | -   | -    | 0.8  |      |  |
| V <sub>OUTH1</sub>        | Output High State<br>(V <sub>DD2</sub> – V <sub>OUT</sub> for<br>NCD57090A/B/D/F)                                | I <sub>SRC</sub> = 200 mA                                                                                    | -   | 0.2  | 0.35 | V    |  |
| V <sub>OUTH2</sub>        | (V <sub>DD2</sub> – V <sub>OUT</sub> for NCD57090B)<br>(V <sub>DD2</sub> – V <sub>OUTL</sub> for<br>NCD57090C/E) | I <sub>SRC</sub> = 1.0 A, T <sub>A</sub> = 25°C                                                              | -   | -    | 1.0  |      |  |
| I <sub>PK-SNK1</sub>      | Peak Driver Current, Sink<br>(Note 12)                                                                           |                                                                                                              | -   | 6.5  | -    | Α    |  |
| I <sub>PK-SRC1</sub>      | Peak Driver Current, Source<br>(Note 12)                                                                         |                                                                                                              | _   | 6.5  | _    | Α    |  |
| MILLER CLAMP (N           | ICD57090A)                                                                                                       |                                                                                                              |     |      |      |      |  |
| V <sub>CLAMP</sub>        | Clamp Voltage                                                                                                    | I <sub>CLAMP</sub> = 2.5 A, T <sub>A</sub> = 25°C                                                            | _   | 2    | -    | V    |  |
|                           |                                                                                                                  | $I_{CLAMP} = 2.5 \text{ A},$ $T_A = -40^{\circ}\text{C to } 125^{\circ}\text{C}$                             | -   | _    | 3.5  |      |  |
| V <sub>CLAMP-THR</sub>    | Clamp Activation Threshold                                                                                       |                                                                                                              | 1.5 | 2    | 2.5  | V    |  |
| IGBT SHORT CIRC           | CUIT CLAMPING                                                                                                    |                                                                                                              |     |      |      |      |  |
| V <sub>CLAMP-OUTH</sub>   | Clamping Voltage, Sourcing (V <sub>OUT</sub> / V <sub>OUTH</sub> – V <sub>DD2</sub> )                            | IN+ = Low, IN- = High,<br>I <sub>CLAMP-OUT/OUTH</sub> = 500 mA,<br>(pulse test, t <sub>CLPmax</sub> = 10 µs) | -   | 0.7  | 0.9  | V    |  |
| V <sub>CLAMP</sub> -OUTL  | Clamping Voltage, Sinking (V <sub>OUTL</sub> - V <sub>DD2</sub> )                                                | IN+ = High, IN- = Low,<br>$I_{CLAMP-OUTL}$ = 500 mA,<br>(pulse test, $t_{CLPmax}$ = 10 $\mu$ s)              | -   | 0.8  | 1.5  | V    |  |
| V <sub>CLAMP</sub> -CLAMP | Clamping Voltage, Clamp<br>(V <sub>CLAMP</sub> - V <sub>DD2</sub> )<br>(NCD57090A/D/F)                           | IN+ = High, IN- = Low,<br>I <sub>CLAMP</sub> -CLAMP = 500 mA<br>(pulse test, t <sub>CLPmax</sub> = 10 μs)    | -   | 1.1  | 1.7  | V    |  |
| DYNAMIC CHARA             | CTERISTIC                                                                                                        |                                                                                                              |     |      |      |      |  |
|                           | IN+, IN- to Output High<br>Propagation Delay                                                                     | C <sub>LOAD</sub> = 10 nF<br>V <sub>IH</sub> to 10% of output change<br>Pulse Width > 150 ns.                | -   | -    | _    | _    |  |
| t <sub>PD-ON-3.3</sub>    |                                                                                                                  | $V_{DD1} = V_{IN+} = 3.3V, V_{IN-} = 0 V$                                                                    | 40  | 60   | 90   | ns   |  |
| t <sub>PD-ON-5</sub>      |                                                                                                                  | $V_{DD1} = V_{IN+} = 5 \text{ V}, V_{IN-} = 0 \text{ V}$                                                     | 40  | 60   | 90   | ns   |  |
| t <sub>PD-ON-15</sub>     |                                                                                                                  | $V_{DD1} = V_{IN+} = 15 \text{ V}, V_{IN-} = 0 \text{ V}$                                                    | 40  | 60   | 90   | ns   |  |
| t <sub>PD-ON-20</sub>     |                                                                                                                  | $V_{DD1} = V_{IN+} = 20 \text{ V}, V_{IN-} = 0 \text{ V}$                                                    | 40  | 60   | 90   | ns   |  |
|                           | IN+, IN- to Output Low<br>Propagation Delay                                                                      | C <sub>LOAD</sub> = 10 nF<br>V <sub>IH</sub> to 10% of output change<br>Pulse Width > 150 ns.                | -   | _    | -    | _    |  |
| t <sub>PD-OFF-3.3</sub>   |                                                                                                                  | V <sub>DD1</sub> = V <sub>IN+</sub> = 3.3 V, V <sub>IN-</sub> = 0 V                                          | 40  | 60   | 90   | ns   |  |
| t <sub>PD-OFF-5</sub>     |                                                                                                                  | $V_{DD1} = V_{IN+} = 5 \text{ V}, V_{IN-} = 0 \text{ V}$                                                     | 40  | 60   | 90   | ns   |  |
| t <sub>PD-OFF-15</sub>    |                                                                                                                  | $V_{DD1} = V_{IN+} = 15 \text{ V}, V_{IN-} = 0 \text{ V}$                                                    | 40  | 60   | 90   | ns   |  |
| t <sub>PD-OFF-20</sub>    |                                                                                                                  | $V_{DD1} = V_{IN+} = 20 \text{ V}, V_{IN-} = 0 \text{ V}$                                                    | 40  | 60   | 90   | ns   |  |
| t <sub>DISTORT</sub>      | Propagation Delay Distortion                                                                                     | T <sub>A</sub> = 25°C, PW > 150 ns                                                                           | _   | 0    | -    | ns   |  |
|                           | (= t <sub>PD-ON</sub> - t <sub>PD-OFF</sub> )                                                                    | $T_A = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C},  PW > 150 \text{ ns}$                            | -25 | -    | 25   | ns   |  |
| <sup>t</sup> DISTORT_TOT  | Prop Delay Distortion between Parts                                                                              | PW > 150 ns                                                                                                  | -30 | 0    | 30   | ns   |  |
| t <sub>RISE</sub>         | Rise Time (see Figure 8)                                                                                         | C <sub>LOAD</sub> = 1 nF,<br>10% to 90% of Output Change                                                     | _   | 13   | -    | ns   |  |

| Symbol            | Parameter                  | Test Conditions                                          | Min | Тур  | Max | Unit |
|-------------------|----------------------------|----------------------------------------------------------|-----|------|-----|------|
| DYNAMIC CHARAC    | DYNAMIC CHARACTERISTIC     |                                                          |     |      |     |      |
| t <sub>FALL</sub> | Fall Time (see Figure 8)   | C <sub>LOAD</sub> = 1 nF,<br>90% to 10% of Output Change | -   | 13   | -   | ns   |
| t <sub>UVF1</sub> | UVLO1 Fall Delay (Note 12) |                                                          | _   | 1500 | _   | ns   |
| t <sub>UVR1</sub> | UVLO1 Rise Delay (Note 12) |                                                          | _   | 770  | _   | ns   |
| t <sub>UVF2</sub> | UVLO2 Fall Delay (Note 12) |                                                          | -   | 1000 | -   | ns   |
| t <sub>UVR2</sub> | UVLO2 Rise Delay (Note 12) |                                                          | _   | 1000 | _   | ns   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

12. Values based on design and/or characterization.



Figure 8. Propagation Delay, Rise and Fall time



Output Ramp-up and Ramp-down Times during UVLO1

Figure 9A. UVLO1 and Associated Timing Waveforms



Figure 9B. UVLO1 Waveforms Depicting  $V_{DD1}$  Glitch Filtering



Output Ramp-up and Ramp-down Times during UVLO2

Figure 9C. UVLO2 and Associated Timing Waveforms



Figure 9D. UVLO2 Waveforms Depicting  $V_{DD2}$  Glitch Filtering



Figure 10. Input Pin Structure

## **TYPICAL CHARACTERISTICS**





Figure 13. I<sub>DD1</sub> Supply Current V<sub>DD1</sub> = 20 V



Figure 15. I<sub>DD2</sub> Supply Current V<sub>DD2</sub> = 15 V



Figure 12. I<sub>DD1</sub> Supply Current V<sub>DD1</sub> = 5 V



Figure 14. I<sub>DD2</sub> vs. Switching Frequency



Figure 16. I<sub>DD2</sub> Supply Current V<sub>DD2</sub> = 30 V

## TYPICAL CHARACTERISTICS (continued)



(2) V<sub>UVLO2-OUT-OFF</sub> Figure 20. NCx57090 UVLO2 Threshold Voltage

40

Temperature [°C]

60

80

100

120

(2)

0

20

(1) V<sub>UVLO2-OUT-ON</sub>

12

11.5 \_40 -20

(2) 8 \_40 \_20 0 20 40 60 80 100 120 Temperature [°C] (1)  $V_{UVLO2-OUT-ON}$ (2) V<sub>UVLO2-OUT-OFF</sub>

Figure 21. NCx57091 UVLO2 Threshold Voltage

## TYPICAL CHARACTERISTICS (continued)



Figure 22. Propagation Delay Turn-on



Figure 23. Propagation Delay Turn-off



Figure 24. Rise Time, V<sub>DD1</sub> = 5 V



Figure 25. Fall Time, V<sub>DD1</sub> = 5 V



Figure 26. Input Current – Positive Input



Figure 27. Input Current – Negative Input

## Under Voltage Lockout (Refer to Figure 9x)

UVLO ensures correct switching of IGBT/MOSFET connected to the driver output.

- $\label{eq:continuous} \bullet \mbox{ The IGBT/MOSFET is turned-off and the output is disabled if the supply $V_{DD1}$ drops below $V_{UVLO1-OUT-OFF}$ or $V_{DD2}$ drops below $V_{UVLO2-OUT-OFF}$. }$
- $\bullet$  The driver output does not follow the input signal on IN+ or IN- until the  $V_{DDX}$  rises above the  $V_{UVLOX-OUT-ON}$  and the input signal rising edge is applied to the IN+ or IN-
- V<sub>EE2</sub> is not monitored (NCx5709zB)

With high loading gate capacitances over 10 nF it is important to follow the decoupling capacitor routing guidelines as shown on Figure 35/36. The decoupling capacitor value should be at least 10  $\mu$ F. Also gate resistor

of minimal value of 2  $\Omega$  has to be used in order to avoid interference of the high di/dt with internal circuitry (e.g. UVLO2).

After the power–on of the driver there has to be a rising edge applied to the IN+ or falling edge to the IN– in order for the output to start following the inputs. This serves as a protection against producing partial pulses at the output if the  $V_{DD1}$  or  $V_{DD2}$  is applied in the middle of the input PWM pulse.

If the  $V_{DD2}$  rises over  $V_{UVLO2-OUT-ON}$  level the PWM will appear on the output after  $t_{UVR2} + t_{UVR2-spread}$ . The  $t_{UVR2-spread}$  time is variable and is defined as a time from end of  $t_{UVR2}$  to first rising edge on IN+ input. If the  $V_{DD2}$  is starting from 0 V the time until PWM is at the output of the driver is longer than  $t_{UVR2} + t_{UVR2-spread}$ . This is caused by start up time of internal circuits of the driver.

## **ACTIVE MILER CLAMP PROTECTION (CLAMP)**

NCx5709yB supports bipolar power supply to prevent unintentional turning on.

For operation with bipolar supplies, the IGBT/MOSFET is turned off with a negative voltage through OUT with respect to its emitter. This prevents the IGBT/MOSFET from unintentionally turning on because of current induced from its collector to its gate due to Miller effect. Typical values for bipolar operation are  $V_{DD2}$  = 15 V and  $V_{EE2}$  = -5 V with respect to GND2.

Driver version A/D/F supports unipolar power supply with active Miller clamp.



Figure 28. Current Path with Miler Clamp Protection

## Non-inverting and Inverting Input Pin (IN+, IN-)

The driver has two possible input modes to control IGBT/MOSFET. Both inputs have defined minimum input pulse width to filter occasional glitches.

- Non-inverting input IN+ controls the driver output while inverting input IN- is set to LOW
- Inverting input IN– controls the driver output while non–inverting input IN+ is set to HIGH

For operation with unipolar supply, typically,  $V_{DD2} = 15 \text{ V}$  with respect to GND2, and  $V_{EE2} = \text{GND2}$ . In this case, the IGBT/MOSFET can turn on due to additional charge from IGBT/MOSFET Miller capacitance caused by a high voltage slew rate transition on the IGBT collector/MOSFET drain. To prevent IGBT/MOSFET to turn on, the CLAMP pin is connected directly to IGBT/MOSFET gate and Miller current is sinked through a low impedance CLAMP transistor. When the IGBT/MOSFET is turned-off and the gate voltage transitions below  $V_{CLAMP}$  the CLAMP output is activated.



Figure 29. Current Path without Miler Clamp Protection

WARNING: When the application uses an independent or separate power supply for the control unit and the input side of the driver, all inputs should be protected by a serial resistor (In case of a power failure of the driver, the driver may be damaged due to overloading of the input protection circuits)

## Power Supply (V<sub>DD1</sub>, V<sub>DD2</sub>, V<sub>EE2</sub>)

The driver variant A/C/D/E and F are designed to support unipolar power supply.

The driver variant B is designed to support bipolar power supply.

Suitable external power capacitors are required for reliable driving of IGBT/MOSFET gate with high current. Parallel combination of 100 nF + 4.7  $\mu$ F low ESR ceramic capacitors is optimal for a wide range of applications using IGBT/MOSFET. For reliable driving of IGBT modules (containing several parallel IGBT's) with a gate capacitance over 10 nF a higher decoupling capacity is required (typically 100 nF + 10  $\mu$ F). Capacitors should be as close as possible to the driver's power pins. The recommended layout is provided in the Figure 35 and 36.

- In bipolar power supply the driver is typically supplied with a positive voltage of 15 V at V<sub>DD2</sub> and negative voltage –5 V at V<sub>EE2</sub> (Figure 30). Negative power supply prevents a dynamic turn on through the internal IGBT/MOSFET input capacitance
- In Unipolar power supply the driver is typically supplied with a positive voltage of 15 V at V<sub>DD2</sub>. Unwanted turn-on caused by the internal IGBT/MOSFET Miller capacitance could be prevented by Active Miler Clamp function (variant A/D/F). CLAMP output should be directly connected to IGBT/MOSFET gate (Figure 28)



Figure 30. Bipolar Power Supply (Variant B)



Figure 31. Unipolar Power Supply (Variant A/D/F)



Figure 32. Unipolar Power Supply (Variant C/E)

## **Common Mode Transient Immunity (CMTI)**



Figure 33. Common-Mode Transient Immunity Test Circuit



Figure 34. Recommended Layer Stack







Figure 35. Recommended Layout for Version A/B/C







Figure 36. Recommended Layout for Version D/E/F

## **ORDERING INFORMATION**

| Device                           | Package                       | Shipping <sup>†</sup> |  |  |
|----------------------------------|-------------------------------|-----------------------|--|--|
| NCD57090ADWR2G                   | SOIC-8 Wide Body              | 2500 / Tape & Reel    |  |  |
| NCD57090BDWR2G                   | (Pb-Free)                     |                       |  |  |
| NCD57090CDWR2G                   |                               |                       |  |  |
| NCD57090DDWR2G                   |                               |                       |  |  |
| NCD57090EDWR2G                   |                               |                       |  |  |
| NCD57090FDWR2G                   |                               |                       |  |  |
|                                  | T                             |                       |  |  |
| NCV57090ADWR2G*                  | SOIC-8 Wide Body<br>(Pb-Free) | 2500 / Tape & Reel    |  |  |
| NCV57090BDWR2G*                  | (,                            |                       |  |  |
| NCV57090CDWR2G*                  |                               |                       |  |  |
| NCV57090DDWR2G*                  |                               |                       |  |  |
| NCV57090EDWR2G*                  |                               |                       |  |  |
| NCV57090FDWR2G*                  |                               |                       |  |  |
|                                  |                               |                       |  |  |
| NCD57091ADWR2G (In Development)  | SOIC-8 Wide Body<br>(Pb-Free) | 2500 / Tape & Reel    |  |  |
| NCD57091BDWR2G (In Development)  | (FD-11ee)                     |                       |  |  |
| NCD57091CDWR2G (In Development)  |                               |                       |  |  |
| NCV57091ADWR2G* (In Development) | SOIC-8 Wide Body              | 2500 / Tape & Reel    |  |  |
| NCV57091BDWR2G* (In Development) | (Pb-Free)                     |                       |  |  |
| NCV57091CDWR2G* (In Development) |                               |                       |  |  |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.
\*NCV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP

Capable.

### **PACKAGE DIMENSIONS**

#### SOIC8 WB

CASE 751EW ISSUE A

## NDTES:

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
- 2. CONTROLLING DIMENSION: MILLIMETERS
- DIMENSION 6 DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.10 mm IN EXCESS OF MAXIMUM MATERIAL CONDITION.
- 4. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH,
  PROTRUSIONS, OR GATE BURRS. MOLD FLASH, PROTRUSIONS,
  OR GATE BURRS SHALL NOT EXCEED 0.15 mm PER SIDE.
  DIMENSIONS D AND E ARE DETERMINED AT DATUM H.
- 5. DATUMS A AND B ARE TO BE DETERMINED AT DATUM H.
- A1 IS DEFINED AS THE VERTICAL DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT ON THE PACKAGE BODY.
- 7. NO JEDEC STANDARD AT TIME OF SETUP.



|     | 1           |          |       |  |
|-----|-------------|----------|-------|--|
|     | MILLIMETERS |          |       |  |
| DIM | MIN.        | N□M.     | MAX.  |  |
| Α   | 2.35        | 2.50     | 2.65  |  |
| A1  | 0.10        | 0.20     | 0.30  |  |
| b   | 0.31        | 0.41     | 0.51  |  |
| U   | 0.20        | 0.27     | 0.33  |  |
| D   | 5.65        | 5.85     | 6.05  |  |
| Ε   | 10.11       | 10.31    | 10.51 |  |
| E1  | 7.40        | 7.50     | 7.60  |  |
| 9   |             | 1.27 BSC |       |  |
| ٦   | 0.40        | 0.58     | 0.75  |  |
| L2  | 0.25 BSC    |          |       |  |
| θ   | 0*          |          | 8*    |  |
|     |             |          |       |  |



·C

B NOTE 5

A NOTE 5

Ė1

△ 0.10 C

П

□ 0.20 C

8X b-

**⊕** 0.12 **(** C A − B D



MOUNTING FOOTPRINT



ON Semiconductor and (III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability. arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages.

Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

LITERATURE FULFILLMENT: Email Requests to: orderlit@onsemi.com TECHNICAL SUPPORT

North American Technical Support: Voice Mail: 1 800–282–9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

ON Semiconductor Website: www.onsemi.com

Europe, Middle East and Africa Technical Support:

Phone: 00421 33 790 2910

For additional information, please contact your local Sales Representative